# 第二章 VHDL语言基础

# 2.3 VHDL程序主要构件

- Library 库
- Package 包
- Entity 实体
- Architecture 结构体
- Configuration 配置

# 2.3.1 库

- IEEE库
  - o std logic 1164: functions & data types for multi-level logic
  - std\_logic\_arith: defines signed, unsigned types and basic arithmetic operations for representing integers in standard ways
  - std\_logic\_signed: signed arithmetic functions
  - std\_logic\_unsigned: overloading operators for mixed operation, coversion between different data types
  - for datatype std\_logic and std\_logic\_vector, only logical operations can be applied without packages std\_logic\_signed and std\_logic\_unsigned
- STD库
  - 默认库,定义最基本的数据类型,调用时不需要显式说明
- WORK库
  - 存放用户定义的单元和包,调用时不需要显式说明

### 2.3.2 实体

```
ENTITY entitiy_name IS
    GENERIC(const_name:dtype:=value); --[类属参数说明],分号结尾
    PORT(port_name:port_direction dtype); --[端口说明],分号结尾
END [ENTITY] entity_name; --分号结尾
```

- entity name 不能以数字开头
- [类属参数说明] 是常数,用于说明时间参数、总线宽度等静态信息
- [端口说明]的dtype有四种,分别为:
  - o IN
  - o OUT
  - INOUT
  - o BUFFER: 内部有反馈

• -[端口说明]格式如下

```
PORT(port1_name:port1_direction dtype; --每个声明之间用分号分隔 port2_name:port2_direction dtype; --每个声明之间用分号分隔 port3_name:port3_direction dtype); --最后一个声明不需要分号分隔・但外部括号有分
```

### 2.3.3 结构体

```
ARCHITECTURE architecture_name OF entity_name IS

[DEFINITION] --定义语句·可定义signal,constant,type,function,component等

BEGIN

[concurrent statements]

END architecture_name
```

- architecture name 不能以数字开头
- DEFINITON only valid in its defining architecture
- Each design entity composes only one entity and one architecture. Therefore, it is necessary
  to specify which of the architectures should be used at any particular time through
  configuration declaration

### 2.3.4 配置

```
CONFIGURATION configuration_name OF entity_name IS
FOR architecture_name
END FOR;
END configuration_name;
```

• architecture\_name 指多个结构体中要选用的结构体名称

# 2.4 VHDL数据对象

### 241 営量

```
CONSTANT const_name:dtype:=value --注意要有CONSTANT做引导
```

### 2.4.2 变量

```
VARIABLE variable_name:dtype:=value
```

- Defined in process or sub-program (function, procedure)
- It is Local but not Global
- Valid only in the sequential areas within a process, sub-program (not within the architecture body)

## 2.4.3 信号

### 2.4.3.1 信号的定义

SIGNAL signal\_name:dtype:=value --使用:=对信号赋初值 --这个初始值只用于仿真·综合器不支持

- 信号在声明时用:= 赋初值
- 信号赋值使用 <= 注意此操作有延时
  - 对于在进程内的信号赋值操作、每次进程process被触发后、虽然进程内有赋值语句、但是只有当这次进程挂起时信号的赋值语句才会生效
- All PORTS of an ENTITY are signals by default

### 2.4.3.2 信号与变量的比较

- SIGNAL是global量,可在多个PROCESS中传递,但是VARIABLE是local量,仅在当前的进程、子程序中有效
- SIGNAL除了值以外还存放了历史信息、波形值等,可用于仿真,但是VARIABLE不可以仿真
- PROCESS只对信号敏感,不对变量敏感

# 2.5 VHDL数据类型

## 2.5.1 Standard Datatype

### Integer

- For representation of bus width, bit operations/logic operations are not permitted, needs range specification
- 4 byte length

#### Real

- · Floating point numbers
- A majority of EDA tools do not support float operations

#### Natural/ Positive

- · Subset of integer
- Needs range specification

### Bit

- Single value
- Single quote ''

#### Bit\_vector

• Double quote ""

### Character

- ASCII value
- Case sensetive
- Single quote ''

### String

• Vector of Character

• Double quote ""

#### Boolean

• Two status, TRUE or FALSE

### Time

For simulation

## Severity level

· error reminding

# 2.5.2 IEEE Defined Datatype

### std\_logic

- 8-valued logic
- Logic Levels:
  - o 'X': unknown, impossible to determine this value
  - o 'Z': high impedance
  - o '0': logic 0
  - o '1': logic 1
  - o 'W': weak signal, impossible to tell if it should be 0 or 1
  - o 'L': weak signal that should go to 0
  - o 'H': weak signal that should go to 1
  - o '-': don't care
- resolved logic system: if any two std\_logic signals are connected to the same node, then
  conflicting logic levels are automatically resolved according to the rules
- Attention:  ${\color{red} \textbf{case-sensitive}}$  , e.g. High impedance is represented by  ${\color{red} \textbf{'Z'}}$  rather than  ${\color{red} \textbf{'z'}}$  .



## std\_logic\_vector

- no extrapackage required
- only logical operation
- with IEEE.std\_logic\_unsigned or IEEE.std\_logic\_signed included, arithmetic operations are allowed.

### std\_ulogic

- Unresolved logic system
- Output wires should never be connected together directly
- Logic Levels:
  - o 'U': uninitialized
  - 其他8种与std logic相同

### signed and unsigned

- Package IEEE.std\_logic\_arith.all should be included.
- Arithmetic operations only

# 2.5.3 User-defined datatypes

```
TYPE Type_name IS Type_def OF basic_dtype;
-- or
TYPE Type_name IS Type_def;
```

# User-defined datatypes

Enumeration types

o used for state machine

```
TYPE week IS (sun, mon, tue, wed, thu, fri, sat);
```

- Subtype
  - sub-set of existing types

```
SUBTYPE natural IS INTEGER RANGE 0 TO INTEGER'HIGH;
```

- Integer, Real
  - o 若整数和实数的取值范围太大,综合其将无法综合,因此需要限定范围

```
TYPE percent IS INTEGER RANGE -100 TO 100;
```

• Array

```
TYPE array_name IS ARRAY(range) OF dtype;
```

例:

```
TYPE stb IS ARRAY(7 DOWNTO 0) OF std_logic;
```

- Records
  - o 与array类似,只不过records可以包含不同数据类型的元素

```
TYPE birthday IS RECORD
  day: INTEGER RANGE 1 TO 31;
  month: month_name;
END RECORD;
```

## 2.5.4 Data Conversion

| 程序包                | 函数名                                   | 功能                                                    |
|--------------------|---------------------------------------|-------------------------------------------------------|
| STD_LOGIC_1164     | TO_STDLOGICVECTOR(A)                  | 由 BIT_VECTOR 转 换 为<br>STD_LOGIC_VECTOR                |
|                    | TO_BITVECTOR(A)                       | 由 STD_LOGIC_VECTOR 转<br>换为BIT_VECTOR                  |
|                    | TO_STDLOGIC(A)                        | 由 STD_LOGIC 转 换<br>STD_LOGIC                          |
|                    | TO_BIT(A)                             | 由STD_LOGIC转换BIT                                       |
| STD_LOGIC_ARITH    | CONV_STD_LOGIC_VECTO<br>R(A,n) (n为位长) | 由INTEGER, UNSIGNED,<br>SIGNED 转 换<br>STD_LOGIC_VECTOR |
|                    | CONV_INTEGER(A)                       | 由UNSIGNED, SIGNED转换<br>为INTEGER                       |
| STD_LOGIC_UNSIGNED | CONV_INTEGER(A)                       | 由 STD_LOGIC_VECTOR 转<br>换为INTEGER                     |

# 2.6 VHDL运算符

### 2.6.1 算术运算符

- \*\* 乘方
- REM 取余
  - o a REM b所得结果与a符号相同,绝对值小于b绝对值
- MOD 取模
  - a MOD b所得结果与b符号相同,绝对值小于b绝对值
- SLA SRA 算术左移 算术右移
  - o 左移保持最低位不变,右移保持最高位不变,所有数据(包括最高位)左移或右移
  - 。 见书本P21图2-6

综合:加减乘可以综合,除要满足除数为2的n次幂才可以综合(移位),其他运算均不可综合

# 2.6.2 逻辑运算符

注意P22图2-7的SLL SRL ROL ROR

## 2.6.3 关系运算符

- /=不等于
- 所有关系运算符的两个操作数必须类型相同

# 2.7 VHDL基本语句

## 2.7.1 Concurrent Statements

## 2.7.1.1 When...else Statement

```
赋值目标 <= 表达式 WHEN 赋值条件 ELSE
表达式 WHEN 赋值条件 ELSE
表达式 WHEN 赋值条件 ELSE
...
表达式; --最后才有';'·其他位置没有
```

#### 优先级从最上面的语句开始向下逐一递减,按顺序判断

### 2.7.1.2 With...select Statement

```
-- 类比switch case语句
WITH 选择表达式 SELECT
赋值目标 <= 表达式 WHEN 条件, --注意用','分隔
表达式 WHEN 条件,
表达式 WHEN 条件,
...
表达式 WHEN OTHERS; --注意最后用';'
--最后应当用OTHERS涵盖所有未指定的情况
--若最后要不做操作,则表达式使用`UNAFFECTED`
```

## 所有语句同时(simutaneously)判断,不分优先级

2.7.1.3 Component Instantiation Statement (元件例化语句)

- 在ARCHITECTURE中应放在BEGIN语句前
- 端口映射有两种方式
  - 对照COMPONENT的端口名表,按顺序写入例化的端口
  - 使用 例化端口名>=端口名表中的端口名 的格式

### 2.7.1.4 Generate Statement

For Generate

```
------For Generate------
[标号:]FOR 循环变量 IN 取值范围 GENERATE
说明部分;
BEGIN
并行语句;
END GENERATE[标号];
```

生成L个component单元·需要长度为L+1的array of signals作为中继连接·形成component单元"链表"·表头表尾需要分配连接到上述array of signals的头尾

#### If Generate

```
BEGIN
并行语句;
END GENERATE[标号];
```

• 生成L个component单元·需要长度为L-1的array of signals作为中继连接·形成component单 元"链表",表头表尾不需要分配连接(课本P29例2-13)

### 2.7.1.5 Process Statement

WAIT语句格式见课本P26例2-10

- 启动Process的两种方式:敏感参数表和WAIT语句,两者不能并存
- 敏感参数表和WAIT语句的内容必须为signal
- WAIT不能被综合器综合,只能用于测试基准

## 2.7.2 Sequential Statements

### 2.7.2.1 If-then-else statements

```
IF first conditon THEN
 statements;
ELSIF second condition THEN
                               --注意为 elsif
 statements;
ELSE
 statements;
END IF;
```

- 每一个condition必须为boolean类型,可以为signal, constant, variable
- If statements are sythesised using multiplexers
- . Incomplete if statement (without else part) may introduce register: the sequential logic and combinational logic are mixed in the same process (introduce combinational logic in sequential logic or introduce sequential logic in combinational logic), unwanted

# register may be introduced.





rising edge(clk)

- Consider the incomplete if statement shown below (note it has no else part!)
- What happens if the condition is tested and found to be "false"?
  - . In this case the value of REG should stay the same
  - Therefore a latch is required to store the value of REG...

```
if rising edge(clk) then
  REG <= DATAIN;</pre>
```

REG In order to implement this functionality in hardware, the synthesis tool must create some storage to hold the

signal value in case it is required again when the condition is not true. When there are undefined conditions for a particular output signal in an if statement, then storage, in the form of a latch, is inferred during synthesis.

A latch is synthesised from an HDL model when a signal needs to hold its value over time.

### 2.7.2.2 Case Statements

```
CASE control_expression IS
 WHEN test expression1 => statements1;
 WHEN test expression2 => statements2;
 WHEN OTHERS => statements_others; --used to guarantee that all
                                    -- the possibilities are covered
                                    --`NULL` can be used to represent
                                    -- 'no operation'
END CASE;
```

## 2.7.2.3 For Loops

```
FOR loop_parameter IN conditions LOOP
 statements:
END LOOP;
```

- The loop\_parameter is implicitly declared and cannot be references outside the loop
- loop parameter cannot be modified inside the loop
- for loops are synthesised by unrolling the loop and generating multiple copies of the hardware described within the loop

### 2.7.2.4 While Loops

```
WHILE conditions LOOP
 statements;
END LOOP;
```

 While loops are not synthesisable since it is not generally known how many iterations will be executed

### 2.7.2.5 Infinite Loop

```
标号: LOOP
statements;
END LOOP 标号;
```

### 控制loop的关键字:

- EXIT: 满足条件退出循环
  - EXIT 标号 WHEN 条件
- NEXT:满足条件直接进入下一个循环
  - NEXT 标号 WHEN 条件

### 2.7.2.6 Wait Statement

# 综合器要求WAIT语句必须放在进程的首部或者尾部,并且一个进程中的WAIT语句不能超过一个

- WAIT
- WAIT ON
  - o Accept multiple signals
- WAIT UNTIL
  - Accept only one signal
  - Must be the first statement in the process
- WAIT FOR
  - o intended for simulation only
  - o example: WAIT FOR 5ns

# 2.7.3 Attributes Statements

- 使用rising\_edge(clk)时·clk只能是std\_logic
- 2.7.3.1 Data Attributes

- return information regarding a data vector
  - · d'LOW: Returns lower array index
  - · d'HIGH: Returns upper array index
  - · d'LEFT: Returns leftmost array index
  - · d'RIGHT: Returns rightmost array index
  - · d'LENGTH: Returns vector size
  - · d'RANGE: Returns vector range
  - · d'REVERSE\_RANGE: Returns vector range in reverse order

# If the signal is of enumerated type, then:

- · d'VAL(pos): Returns value in the position specified
- · d'POS(value): Returns position of the value specified
- d'LEFTOF(value): Returns value in the position to the left of the value specified

• d'VAL(row, column): Returns value in the position specified; etc.

### 2.7.3.1 Signal Attributes

• serve to monitor a signal (return TRUE or FALSE)

# **Signal Attributes:**

- · s'EVENT: Returns true when an event occurs on s
- · s'STABLE: Returns true if no event has occurred on s
- s'ACTIVE: Returns true if s = '1'
- \* s'QUIET (time): Returns true if no event has occurred during the time specified
- · s'LAST\_EVENT: Returns the time elapsed since last event
- s'LAST\_ACTIVE: Returns the time elapsed since last s = '1'
- s'LAST\_VALUE: Returns the value of s before the last event; etc.

# **Examples:**

```
IF (clk'EVENT AND clk='1')... -- EVENT attribute used
-- with IF

IF (NOT clk'STABLE AND clk='1')... -- STABLE attribute used
-- with IF

WAIT UNTIL (clk'EVENT AND clk='1'); -- EVENT attribute used
-- with WAIT

IF RISING_EDGE(clk)... -- call to a function
```

# 2.8 测试基准

# 2.9 其他构件

# 2.9.1 Block

• Concurrent Statements

```
label: BLOCK (guard expression) --BLOCK is excuted only when the
--guard expression is TRUE

[declarative part]

BEGIN
concurrent_guarded_an_unguarded_statements

END BLOCK label;
```

### 2.9.2 Function

- Sequential Statements
- Cannot have the statements: WAIT, SIGNAL declarations and COMPONENT instantialtions

- 函数的参数显然是输入类型,因此不需要用IN OUT等方向类型说明
- 函数参数只能为constant和signal
- No range specification should be included
- Only **one** return value
- 不允许在函数中使用元件例化语句
- 如果只在一个结构体中定义并调用函数,则仅在结构体的说明部分定义函数体即可
- 如果将函数封装入package中·那么在程序开始要导入package;函数在package中定义·且要包括Declaration和Body两部分

## 2.9.3 Procedure

- 参数需要方向类型说明
- Return more than one value
- 参数可以为constant signal 和 variable

- 输出默认为variable类型
- 不允许在过程中使用元件例化语句

## 2.9.4 Package

```
PACKAGE package_name IS
Package_head_statements;
END package_name;
PACKAGE BODY package_name IS
package_somponents_and_statements;
END package_name
```